Projects
(Difference between revisions)
(Created page with "{{TOC right}} ''''' Here you can find a list of EDA projects carried out at the HES-SO//VS ''''' == USBCypress == This is a VHDL IP core which allows to connect a FPGA to PC...") |
m |
||
Line 15: | Line 15: | ||
* [http://wiki.lii.eig.ch/wiki-math2mat/index.php/Accueil Wiki (login needed)] | * [http://wiki.lii.eig.ch/wiki-math2mat/index.php/Accueil Wiki (login needed)] | ||
* [https://svn.lii.eig.ch/trac/math2mat/wiki Trac] | * [https://svn.lii.eig.ch/trac/math2mat/wiki Trac] | ||
+ | |||
+ | [[Category:Projects]] |
Revision as of 14:58, 7 February 2012
|
Here you can find a list of EDA projects carried out at the HES-SO//VS
USBCypress
This is a VHDL IP core which allows to connect a FPGA to PC over USB with help of a Cypress USB driver chip
AMBAdraw (a.k.a. AMBArchitect)
Graphical user interface (GUI) for GRLIB-AMBA
Math2Mat
Automatically translate mathematical formulas to VHLD code, inclusive optimisation and testbench in SystemVerilog.