Hardware/FPGARackADDAV1
(Difference between revisions)
m (→Correction list) |
m |
||
Line 5: | Line 5: | ||
{|class=wikitable | {|class=wikitable | ||
|- | |- | ||
− | ! Type || FPGA Rack || | + | ! Type || FPGA Rack || Documentation || Description |
|- | |- | ||
− | | V1.0 || [[File:OLGMADDA_V1.JPG|200px|FPGA Rack AD/DA V1.0]] || [[Media:OLGMADDA_V1_SCHEMATICS.pdf| OLGMADDA V1.0 Schematics]] | + | | V1.0 || [[File:OLGMADDA_V1.JPG|200px|FPGA Rack AD/DA V1.0]] || <center> [[Media:OLGMADDA_V1_SCHEMATICS.pdf| OLGMADDA V1.0 Schematics]] <br> [[Media:OLGMADDA_V1FULL.ucf| OLGMADDA V1.0 UCF File]] <br> <br> [[File:ICO_LOCKCLOSE_24PX.png|Restricted access]] <br> [[Hardware/PrivateResources#FPGA_Rack_ADDA_V1|Full documentation]]<br> || Spartan6 XC6SLX45''' |
|- | |- | ||
|} | |} |
Revision as of 11:37, 6 May 2015
|
The main purpose behind this board is to have a powerful development FPGA board specialized in data acquisition and processing. The stock can be verified and updated on-line.
Type | FPGA Rack | Documentation | Description |
---|---|---|---|
V1.0 | OLGMADDA V1.0 UCF File Full documentation |
Spartan6 XC6SLX45 |
The boards are compatible with the FPGA Rack Backplane for interconnecting different boards with the help of the HES-SO Backplane Bus and the HES-SO VME IP Core.
Features
- 2x A/D 24bits 2.5MSPS (Analog Devices AD7760)
- 2x A/D 16bits 10MSPS (Analog Devices AD7626)
- 1x D/A 16bits with 4MHz bandwidth - Two Channels (Analog Devices AD5547)
- 1x Xilinx Spartan6 LX45
- 1-2x Xilinx Platform Flash (min. 16MBit required)
- 1x JTAG Connector
- 1x UART (DIL Connector)
- 1x Trigger input
- 1x VME Compatible Connector 3x32 pins
- 6x LEDs
- 8x DIL Switches
- 1x 100MHz Quartz for main clock
- Powered by VME Connector or a specific power connector
VME connector logic levels
The I/O bank which interfaces the VME connector can be powered with 3.3V or with 2.5V. A zero-Ohm resistor has to be soldered at the proper place near the FPGA.
Programmation
This board can be programmed in 2 ways,
- First the FPGA can be directly programmed.
- Second the FPGA can be programmed via the onboard Flash memory.
For more explanation see at the Howto below:
Links
- Xilinx Spartan 6 Documents
- VME Connector Description
Known issues
The following points need to be corrected for a newer version of the board :
- Digital I/O of AD7xxx are compatible 2.5V (and not 3.3V). Banks reorganisation needed.
- If bank #1 is 2.5V for avoid destroying the AD7760, the UART chip can't be used (Voltage Input Threshold of 2.4V...).
- Better routage of the 250MHz LVDS lines (shielding and distance).
- Better placement of the SMA connectors with possibility to add a front bracket.
- Modify Xilinx FLASH core voltage to 1.8V.
- Add a 1.8V power supply for Xilinx FLASH.
- ...or replace theses 50$ FLASH with a small standard 2$ FLASH.
- Move the FPGA core power supply (1.2V) from the LDO to a DC/DC power supply.
- Distance the RS232 DIL connector from the JTAG connector.
- Use a bigger / with better speed grade FPGA ?